Voltage Level-Shifter Output Waveform

http://www.cypress.com/knowledge-base-article/interfacing-sram-jtag-signals-using-voltage-level-shifter-kba81536

As a best practice, avoid use of level-shifting ICs with open-drain output.

This type of level-shifter requires a resistive pull-up to achieve output high voltage (VOH).

The slew rate of signal from level-shifting IC going to the memory device depends on the value of the pull-up resistor;

the higher the resistor value, the lower the slew rate and vice-versa.

Figure 2 shows the output waveform from this type of level-shifter.

Figure 2: Effect of Pull-up Resistor on Signal Rise Time for Level-Shifter IC with Open Drain Output

If the open-drain output level-shifting IC is already built into the system,

the problem of false clock/signal trigger can be mitigated by use of a smaller resistor value

at the expense of a slightly higher VOL signal from the level-shifting IC.

Identification of the optimal value requires experimentation with various pull-up resistor values.

Cypress recommends the use of level-shifting ICs that provide CMOS rail-to-rail output.

This produces a strongly driven VOH/ VOL signal from the level-shifting IC to and from the memory device.

We also recommend maintaining the signal rise and fall time equal to or better than 1 V/ns.

Figure 4 shows the output waveform for this type of level-shifter.

时间: 2024-10-12 08:34:58

Voltage Level-Shifter Output Waveform的相关文章

Retimer、Redriver(Level Shifter)

重定时器Retimer和驱动器Redriver9(Level Shifter) 在高速串行通道的信号传输中,需要使用Redriver 和Retimer来保证信号传输的质量. Redriver,可以重新产生讯号,在高速接口上增加讯号质量.高速的讯号频率造成设计上可用的宽裕度降低,增加设计耐用.高性能系统的难度.透过使用同等化(equalization).预强调(pre-emphasis)和其他技术,可让单一ReDriver调整与矫正传输端上频道的损失,并在接收端上恢复讯号完整性.因此可以在接收端产

一个Level Shifter老图

原文地址:https://www.cnblogs.com/freshair_cnblog/p/10019459.html

Level shifting a +/- 2.5V signal to 0 - 5V

Google : Op-Amp Level Shifter Level shifting a +/- 2.5V signal to 0 - 5V I have a front end module that generates an (ECG) signal that varies from +/-2.5 V. I want to shift this signal to 0 - 5V. What is the best way to do this? First thing to try is

how to generate an analog output from a in-built pwm of Atmega 32AVR microcontrloller?

how to generate an analog output from a in-built pwm of Atmega 32AVR microcontrloller? you need a resistor, a capacitor and an opamp. opamp is not really necessary when you are driving a mosfet, but will make life a bit easier. just be aware, that th

STM32 F4 DAC DMA Waveform Generator

STM32 F4 DAC DMA Waveform Generator Goal: generating an arbitrary periodic waveform using a DAC with DMA and TIM6 as a trigger. Agenda: Modeling a waveform in MATLAB and getting the waveform data Studying the DAC, DMA, and TIM6 to see how it can be u

PatentTips - Zero voltage processor sleep state

BACKGROUND Embodiments of the invention relate to the field of electronic systems and power management. More particularly, embodiments of the invention relate to a method and apparatus for a zero voltage processor sleep state. As the trend toward adv

PatentTips - Controlling voltage and frequency

BACKGROUND OF THE INVENTION Mobile devices, such as but not limited to personal data appliances, cellular phones, radios, pagers, lap top computers, and the like are required to operate for relatively long periods before being recharged. These mobile

An Isolated DAC Using PWM Output

An Isolated DAC Using PWM Output Arduino‘s (ATmega328P) PWM outputs via analogWrite can be conveniently turned into analog voltage levels through the use of simple RC filters. Since the PWM outputs are not isolated, using them to drive other devices

低功耗设计技术--Multi VDD--Level shifter

本文转自:自己的微信公众号<集成电路设计及EDA教程> 前面的推文中我们分别介绍了低功耗设计中的Multi-VDD技术以及门控电源技术.在实际的低功耗设计中,门控电源技术中也常常结合Multi-VDD技术一起使用. 在使用了Multi-VDD技术之后,设计中会形成多个Power Domain(PD): 不同Power Domain之间如果需要数据的Talk,那么在中间需要插入Level Shifter(电平转换单元): 本推文我们来讲解一下第二个特殊的Cell -- Level Shifter